## HW#5 CSc 137

Problem I: Consider the sequential circuit in Figure 5.31 where the adder is a CLA. Its simplified circuit is shown in Figure 5.32. Assuming that the Flip-Flips register set-up time, clock-to-q, and clock-skew are each 0.1 ns, AND gate = 0.2 ns and EXOR = 0.3 ns determine the upper bound for its clock frequency. (10 pts)

Longest Path Delay =  $\triangle$ AND +  $\triangle$ EXOR +  $\triangle$ AND +  $\triangle$ TOFIGE = 0.2ns + 0.3ns + 0.2ns + 0.3ns = 1.0ns

For the first flip flop from right in figure 5.32
the clock-skew time will be (0.1+0.1)=0.2 ns.
Now adding the clock-to-a time and register
Setting up time to this we get, 0.4 ns. So the
clock frequency maximum should be

1/(0.4 ns) = 2.5\*109Hz 1

